You are here

CY7C1381D, CY7C1383D, CY7C1383F: 18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM | Cypress Semiconductor

CY7C1381D, CY7C1383D, CY7C1383F: 18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM

최신 업데이트: 
2017년 6월 19일
버전: 
*V

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM

특징

  • Supports 133 MHz bus operations
  • 512K × 36 and 1M × 18 common I/O
  • 3.3V core power supply (VDD)
  • 2.5V or 3.3V I/O supply (VDDQ)
  • Fast clock-to-output time
    • 6.5 ns (133 MHz version)
  • Provides high performance 2-1-1-1 access rate
  • User selectable burst counter supporting Intel Pentium interleaved or linear burst sequences
  • Separate processor and controller address strobes
  • 자세한 사항은 pdf를 참조하십시오
     

기능 설명

The CY7C1381D/CY7C1383D/CY7C1383F is a 3.3 V, 512 K × 36 and 1 M × 18 synchronous flow through SRAMs, designed to interface with high speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive edge triggered clock input (CLK).